# Unit 4: Combinational and Sequential circuit design

## **Logic Circuits**



Sequential circuit consisting of a combinational logic block and a memory block in the feedback loop.

Classification of logic circuits based on their temporal behavior.

# Combinational MOS Logic Circuits

### Switching threshold voltage of VDD/2 for simultaneous Switching for NOR2 gate as inverter



A CMOS NOR2 gate and its complementary operation: Either the nMOS network is on and the pMOS network is off, or the pMOS network is on and the nMOS network is off.

The output voltage of the CMOS NOR2 gate will attain a logic-low voltage of  $V_{OL}$  = 0 and a logic-high voltage of  $V_{OH} = V_{DD}$ . For circuit design purposes, the switching threshold voltage  $V_{th}$  of the CMOS gate emerges as an important design criterion. We start our analysis of the switching threshold by assuming that both input voltages switch simultaneously, i.e.,  $V_A = V_B$ . Furthermore, it is assumed that the device sizes in each block are identical,  $(W/L)_{n,A} = (W/L)_{n,B}$  and  $(W/L)_{p,A} = (W/L)_{p,B}$ , and the substrate-bias effect for the pMOS transistors is neglected for simplicity.

#### Cont...

By definition, the output voltage is equal to the input voltage at the switching threshold.  $V_A = V_B = V_{out} = V_{th}$  (7.30)

It is obvious that the two parallel nMOS transistors are saturated at this point, because  $V_{GS} = V_{DS}$ . The combined drain current of the two nMOS transistors is

$$I_D = k_n \left( V_{th} - V_{T,n} \right)^2 \tag{7.31}$$

Thus, we obtain the first equation for the switching threshold  $V_{th}$ .

$$V_{th} = V_{T,n} + \sqrt{\frac{I_D}{k_n}} \tag{7.32}$$

Examination of the p-net in Fig. shows that the pMOS transistor M3 operates in the linear region, while the other pMOS transistor, M4, is in saturation for  $V_{in} = V_{out}$ . Thus,

$$I_{D3} = \frac{k_p}{2} \left[ 2 \left( V_{DD} - V_{th} - \left| V_{T,p} \right| \right) V_{SD3} - V_{SD3}^2 \right]$$
 (7.33)

$$I_{D4} = \frac{k_p}{2} \left( V_{DD} - V_{th} - \left| V_{T,p} \right| - V_{SD3} \right)^2$$
 (7.34)

The drain currents of both pMOS transistors are identical, i.e.,  $I_{D3} = I_{D4} = I_{D}$ . Thus,

The drain currents of both pMOS transistors are identical, i.e.,  $I_{D3} = I_{D4} = I_D$ . Thus,

Cont...

$$V_{DD} - V_{th} - |V_{T,p}| = 2\sqrt{\frac{I_D}{k_p}}$$
 (7.35)

This yields the second equation of the switching threshold voltage  $V_{th}$ . Combining (7.32) and (7.35), we obtain

$$V_{th}(NOR2) = \frac{V_{T,n} + \frac{1}{2} \sqrt{\frac{k_p}{k_n}} \left( V_{DD} - |V_{T,p}| \right)}{1 + \frac{1}{2} \sqrt{\frac{k_p}{k_n}}}$$
(7.36)

Now compare this expression with the switching threshold voltage of the CMOS inverter,

$$V_{th}(INR) = \frac{V_{T,n} + \sqrt{\frac{k_p}{k_n}} \left( V_{DD} - |V_{T,p}| \right)}{1 + \sqrt{\frac{k_p}{k_n}}}$$
(7.37)

If  $k_n = k_p$  and  $V_{T,n} = |V_{T,p}|$ , the switching threshold of the CMOS inverter is equal to  $V_{DD}/2$ . Using the same parameters, the switching threshold of the NOR2 gate is

$$V_{th}(NOR2) = \frac{V_{DD} + V_{T,n}}{3}$$
 (7.38)

which is not equal to  $V_{DD}/2$ . For example, when  $V_{DD} = 5$  V and  $V_{T,n} = |V_{T,p}| = 1$  V, the switching threshold voltages of the NOR2 gate and the inverter are

$$V_{th}(NOR2) = 2 \text{ V}$$
  $V_{th}(INR) = 2.5 \text{ V}$ 

### Cont...



# Sequential MOS Logic Circuits - SR Latch Circuit

### Latch



Figure 8.2. Static behavior of the two-inverter basic bistable element: (a) Circuit schematic. (b) Intersecting voltage transfer curves of the two inverters, showing the three possible operating points. (c) Qualitative view of the potential energy levels corresponding to the three operating points.

## CMOS SR Latch using Universal gates (NOR2 Gate)



CMOS SR latch circuit based on NOR2 gates.

The SR latch circuit has two complementary outputs, Q and  $\overline{Q}$ . By definition, the latch is said to be in its *set* state when Q is equal to logic "1" and  $\overline{Q}$  is equal to logic "0." Conversely, the latch is in its *reset* state when the output Q is equal to logic "0" and  $\overline{Q}$  is equal to "1." The gate-level schematic of the SR latch consisting of two NOR2 gates, and the corresponding block diagram representation are shown in Fig.

## CMOS SR Latch using Universal gates (NOR2 Gate)



| S R<br>0 0 |   | $Q_{n+1}$             | $Q_{n+1}$ | Operation   |  |  |
|------------|---|-----------------------|-----------|-------------|--|--|
|            |   | $Q_n  \overline{Q}_n$ |           | hold        |  |  |
| 1          | 0 | 1                     | 0         | set         |  |  |
| 0          | 1 | 0                     | 1         | reset       |  |  |
| 1          | 1 | 0                     | 0         | not allowed |  |  |

Gate-level schematic and block diagram of the NOR-based SR latch.

Similarly, if S is equal to "0" and R is equal to "1," then the output node Q will be forced to "0" while  $\overline{Q}$  is forced to "1." Thus, with this input combination, the latch is reset, regardless of its previously held state. Finally, consider the case in which both of the inputs S and R are equal to logic "1." In this case, both output nodes will be forced to logic "0," which conflicts with the complementarity of Q and  $\overline{Q}$ . Therefore, this input combination is not permitted during normal operation and is considered to be a not-allowed condition. The truth table of the NOR-based SR latch is summarized in the following:

CMOS SR Latch using Universal gates (NAND2 Gate)



CMOS SR latch circuit based on NAND2 gates.

A close inspection of the NAND-based SR latch circuit reveals that in order to hold (preserve) a state, both of the external trigger inputs must be equal to logic "1." The operating point or the state of the circuit can be changed only by pulling the set input to logic zero or by pulling the reset input to zero. We can observe that if S is equal to "0" and R is equal to "1," the output Q attains a logic "1" value and the complementary output Q becomes logic "0." Thus, in order to set the NAND SR latch, a logic "0" must be applied to the set (S) input. Similarly, in order to reset the latch, a logic "0" must be applied to the reset (R) input. The conclusion is that the NAND-based SR latch responds to active low input signals, as opposed to the NOR-based SR latch, which responds to active high inputs. Note that if both input signals are equal to logic "0," both output nodes assume a logic-high level, which is not allowed because it violates the complementarity of the two outputs.

## CMOS SR Latch using Universal gates (NAND2 Gate)



Gate-level schematic and block diagram of the NAND-based SR latch.

The gate-level schematic and the corresponding block diagram representation of the NAND-based SR latch circuit are shown in Fig. The small circles at the S and R input terminals indicate that the circuit responds to active low input signals. The truth table of the NAND SR latch is also shown in the following. The same approach used in the timing analysis of NOR-based SR latches can be applied to NAND-based SR latches.

### **Clocked Latch and Flip-Flop Circuits**

#### Clocked SR Latch



AOI-based implementation of the clocked NOR-based SR latch circuit.



Gate-level schematic of the clocked NOR-based SR latch.



Sample input and output waveforms illustrating the operation of the clocked NOR- based SR latch circuit.

#### Clocked JK Latch

| J | K  | $Q_n$ | $\overline{Q_n}$ | S | R | $Q_{n+1}$ | $\overline{Q_{n+1}}$ | Operation |
|---|----|-------|------------------|---|---|-----------|----------------------|-----------|
| 0 | 0  | 0     | - 1              | 1 | 1 | 0         | 1                    | hold      |
|   |    | 1     | 0                | 1 | 1 | 1         | 0                    | 50        |
| 0 | 1  | 0     | 1                | 1 | 1 | 0         | 1                    | reset     |
|   | 21 | 1     | 0                | 1 | 0 | 0         | 1                    |           |
| 1 | 0  | 0     | 1                | 0 | 1 | 1         | 0                    | set       |
|   |    | 1     | 0                | 1 | 1 | 1         | 0                    |           |
| 1 | 1  | 0     | 1                | 0 | 1 | 1         | 0                    | toggle    |
|   | 88 | 1     | 0                | 1 | 0 | 0         | 1                    |           |

Detailed truth table of the JK latch circuit.

Operation of the JK latch as a toggle switch.

JK

Latch

CK.



Gate-level schematic of the clocked NOR-based JK latch circuit.



CMOS AOI realization of the JK latch.

### Master-Slave Flip-Flop



Sample input and output waveforms of the master-slave flip-flop circuit.

### CMOS D-Latch and Edge-Triggered Flip-Flop



Note that the valid D input must be stable for a short time before (setup time, tsetup) and after (hold time, thold) the negative clock transition, during which the input switch opens and the loop switch closes. Once the inverter loop is completed by closing the loop switch, the output will preserve its valid level.

In the D-latch design, the requirements for setup time and hold time should be met carefully. Any violation of such specifications can cause *metastability* problems which lead to seemingly chaotic transient behavior, and can result in an unpredictable state after the transitional period.



Simplified schematic view and the corresponding timing diagram of the CMOS D- latch circuit, showing the setup time and the hold time.

### Reference

 Sung-Mo Kang, Yusuf Leblebici: "CMOS
DIGITAL INTEGRATED CIRCUITS Analysis and
Design," 3<sup>rd</sup> Edition, McGraw Hill, 2003.